## 256 x 4 CMOS RAM

The HM-6551/883 is a $256 \times 4$ static CMOS RAM fabricated using self-aligned silicon gate technology. Synchronous circuit design techniques are employed to achieve high performance and low power operation. On chip latches are provided for address and data outputs allowing efficient interfacing with microprocessor systems. The data output buffers can be forced to a high impedance state for use in expanded memory arrays.

The HM-6551/883 is a fully static RAM and may be maintained in any state for an indefinite period of time. Data retention supply voltage and supply current are guaranteed over temperature.

## Ordering Information

| PACKAGE | TEMP. <br> RANGE | 220ns | 300ns | PKG. <br> DWG. \# |
| :--- | :---: | :---: | :---: | :---: |
| CERDIP | $-55^{\circ} \mathrm{C}$ to <br> $+125^{\circ} \mathrm{C}$ | $\mathrm{HM} 1-6551 \mathrm{~B} / 883$ | $\mathrm{HM} 1-6551 / 883$ | F22.4 |

## Pin Descriptions

| PIN | DESCRIPTION |
| :---: | :--- |
| A | Address Input |
| $\bar{E}$ | Chip Enable |
| $\bar{W}$ | Write Enable |
| $\bar{S}$ | Chip Select |
| D | Data Input |
| Q | Data Output |

## Features

- This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1.
- Low Power Standby . . . . . . . . . . . . . . . . . . . . $50 \mu \mathrm{~W}$ Max
- Low Power Operation. . . . . . . . . . . . . . . . $20 \mathrm{~mW} / \mathrm{MHz}$ Max
- Fast Access Time. . . . . . . . . . . . . . . . . . . . . . . 220ns Max
- Data Retention . . . . . . . . . . . . . . . . . . . . . . . . . at 2.0V Min
- TTL Compatible Input/Output
- High Output Drive - 1 TTL Load
- Internal Latched Chip Select
- High Noise Immunity
- On-Chip Address Register
- Latched Outputs
- Three-State Output


## Pinout



Functional Diagram


NOTES:

1. Select Latch: $L$ Low $\rightarrow Q=D$ and $Q$ latches on rising edge of $L$.
2. Address Latches And Gated Decoders: Latch on falling edge of $\bar{E}$ and gate on falling edge of $\bar{E}$.
3. All lines positive logic-active high.
4. Three-State Buffers: A high $\rightarrow$ output active.
5. Data Latches: $L$ High $\rightarrow Q=D$ and $Q$ latches on falling edge of $L$.

## Absolute Maximum Ratings

Supply Voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7.0 V Input, Output or I/O Voltage . . . . . . . . . . . . . . . GND -0.3V to VCC +0.3 V ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1

## Operating Conditions

Operating Voltage Range $\qquad$
$\qquad$ . +4.5 V to +5.5 V Operating Temperature Range $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Input Low Voltage $\qquad$ OV to +0.8 V nput High Voltage ..... . . . . . . . . . . . . . . . . . . . . . VCC -2.0V to VCC Input Rise and Fall Time $\qquad$ 40ns Max.

## Thermal Information

| Thermal Resistance | $\theta_{\text {JA }}$ | $\theta_{\text {Jc }}$ |
| :---: | :---: | :---: |
| CERDIP Package | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $15^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Storage Te |  | .$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Junction T |  | $75^{\circ} \mathrm{C}$ |
| Maximum Lead Temp |  | $+300^{\circ} \mathrm{C}$ |

## Die Characteristics

Gate Count . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1930 Gates

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

TABLE 1. HM-6551/883 DC ELECTRICAL PERFORMANCE SPECIFICATIONS
Device Guaranteed and 100\% Tested

| PARAMETER | SYMBOL | (NOTE 1) CONDITIONS | GROUP A SUBGROUPS | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| Output Low Voltage | VOL | $\begin{aligned} & \mathrm{VCC}=4.5 \mathrm{~V} \\ & \mathrm{IOL}=1.6 \mathrm{~mA} \end{aligned}$ | 1, 2, 3 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 0.4 | V |
| Output High Voltage | VOH | $\begin{aligned} & \mathrm{VCC}=4.5 \mathrm{~V} \\ & \mathrm{IOH}=-0.4 \mathrm{~mA} \end{aligned}$ | 1, 2, 3 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 2.4 | - | V |
| Input Leakage Current | II | $\begin{aligned} & \mathrm{VCC}=5.5 \mathrm{~V}, \\ & \mathrm{VI}=\mathrm{GND} \text { or } \mathrm{VCC} \end{aligned}$ | 1, 2, 3 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | -1.0 | +1.0 | $\mu \mathrm{A}$ |
| Output Leakage Current | IOZ | $\begin{aligned} & \mathrm{VCC}=5.5 \mathrm{~V}, \\ & \mathrm{VO}=\mathrm{GND} \text { or } \mathrm{VCC} \end{aligned}$ | 1, 2, 3 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | -1.0 | +1.0 | $\mu \mathrm{A}$ |
| Data Retention Supply Current | ICCDR | $\begin{aligned} & \mathrm{VCC}=2.0 \mathrm{~V}, \overline{\mathrm{E}}=\mathrm{VCC} \\ & \mathrm{IO}=0 \mathrm{~mA}, \\ & \mathrm{VI}=\mathrm{VCC} \text { or } \mathrm{GND} \end{aligned}$ | 1, 2, 3 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 10 | $\mu \mathrm{A}$ |
| Operating Supply Current | ICCOP | $\begin{aligned} & \mathrm{VCC}=5.5 \mathrm{~V},(\text { Note } 2) \\ & \overline{\mathrm{E}}=1 \mathrm{MHz}, 1 \mathrm{O}=0 \mathrm{~mA} \\ & \mathrm{VI}=\mathrm{VCC} \text { or } \mathrm{GND} \end{aligned}$ | 1, 2, 3 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 4 | mA |
| Standby Supply Current | ICCSB | $\begin{aligned} & \mathrm{VCC}=5.5 \mathrm{~V}, \\ & I \mathrm{O}=0 \mathrm{~mA} \\ & \mathrm{VI}=\mathrm{VCC} \text { or } \mathrm{GND} \end{aligned}$ | 1, 2, 3 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 10 | $\mu \mathrm{A}$ |

## NOTES:

1. All voltages referenced to device GND.
2. Typical derating $1.5 \mathrm{~mA} / \mathrm{MHz}$ increase in ICCOP.

TABLE 2. HM-6551/883 A.C. ELECTRICAL PERFORMANCE SPECIFICATIONS
Device Guaranteed and 100\% Tested

| PARAMETER | SYMBOL |  | (NOTES 1, 2) CONDITIONS | GROUP A SUBGROUPS | TEMPERATURE | LIMITS |  |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | HM-6551B/883 |  |  | HM-6551/883 |  |  |
|  |  |  | MIN |  |  | MAX | MIN | MAX |  |
| Chip Enable Access Time | (1) | TELQV |  | $\begin{aligned} & \text { VCC }=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 220 | - | 300 | ns |
| Address Access Time | (2) | TAVQV |  | $\text { VCC }=4.5 \text { and }$ <br> 5.5V, Note 3 | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 220 | - | 300 | ns |
| Chip Select 1 Output Enable Time | (3) | TS1LQX | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 5 | - | 5 | - | ns |
| Write Enable Output Disable Time | (4) | TWLQZ | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 130 | - | 150 | ns |
| Chip Select 1 Output Disable Time | (5) | TS1HQZ | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | - | 130 | - | 150 | ns |
| Chip Enable Pulse Negative Width | (6) | TELEH | $\begin{aligned} & \mathrm{VCC}=4.5 \mathrm{and} \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 220 | - | 300 | - | ns |
| Chip Enable Pulse Positive Width | (7) | TEHEL | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 100 | - | 100 | - | ns |
| Address Setup Time | (8) | TAVEL | $\begin{aligned} & \mathrm{VCC}=4.5 \mathrm{and} \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 0 | - | 0 | - | ns |
| Chip Select 2 Setup Time | (9) | TS2LEL | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 0 | - | 0 | - | ns |
| Address Hold Time | (10) | TELAX | $\begin{aligned} & \text { VCC }=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 40 | - | 50 | - | ns |
| Chip Select 2 Hold Time | (11) | TELS2X | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 40 | - | 50 | - | ns |
| Data Setup Time | (12) | TDVWH | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 100 | - | 150 | - | ns |
| Data Hold Time | (13) | TWHDX | $\begin{aligned} & \text { VCC }=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 0 | - | 0 | - | ns |
| Chip Select 1 Write Pulse Setup Time | (14) | TWLS1H | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 120 | - | 180 | - | ns |
| Chip Enable Write Pulse Setup Time | (15) | TWLEH | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 120 | - | 180 | - | ns |
| Chip Select 1 Write Pulse Hold Time | (16) | TS1LWH | $\begin{aligned} & \text { VCC }=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 120 | - | 180 | - | ns |
| Chip Enable Write Pulse Hold Time | (17) | TELWH | $\begin{aligned} & \mathrm{VCC}=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 120 | - | 180 | - | ns |
| Write Enable Pulse Width | (18) | TWLWH | $\begin{aligned} & \text { VCC }=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 120 | - | 180 | - | ns |
| Read or Write Cycle Time | (19) | TELEL | $\begin{aligned} & \text { VCC }=4.5 \text { and } \\ & 5.5 \mathrm{~V} \end{aligned}$ | 9, 10, 11 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | 320 | - | 400 | - | ns |

## NOTES:

1. All voltages referenced to device GND.
2. Input pulse levels: 0.8 V to $\mathrm{VCC}-2.0 \mathrm{~V}$; Input rise and fall times: 5 ns (max); Input and output timing reference level: 1.5 V ; Output load: $I O L=1.6 \mathrm{~mA}, \mathrm{IOH}=-0.4 \mathrm{~mA}, \mathrm{CL}=50 \mathrm{pF}(\mathrm{min})-$ for CL greater than 50 pF , access time is derated by 0.15 ns per pF .
3. $T A V Q V=T E L Q V+T A V E L$.

TABLE 3. HM-6551B/883 AND HM-6551/883 ELECTRICAL PERFORMANCE SPECIFICATIONS

| PARAMETER | SYMBOL | CONDITIONS | NOTE | TEMPERATURE | LIMITS |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | MIN | MAX |  |
| Input Capacitance | Cl | VCC = Open, $f=1 \mathrm{MHz}$, All Measurements Referenced to Device Ground | 1 | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 10 | pF |
| Output Capacitance | CO | VCC = Open, $f=1 \mathrm{MHz}$, All Measurements Referenced to Device Ground | 1 | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | - | 12 | pF |

NOTE:

1. The parameters listed in Table 3 are controlled via design or process parameters are characterized upon initial design and after major process and/or design changes.

TABLE 4. APPLICABLE SUBGROUPS

| CONFORMANCE GROUPS | METHOD | SUBGROUPS |
| :--- | :---: | :---: |
| Initial Test | $100 \% / 5004$ | - |
| Interim Test | $100 \% / 5004$ | $1,7,9$ |
| PDA | $100 \% / 5004$ | 1 |
| Final Test | $100 \% / 5004$ | $2,3,8 \mathrm{~A}, 8 \mathrm{~B}, 10,11$ |
| Group A | Samples/5005 | $1,2,3,7,8 \mathrm{~A}, 8 \mathrm{~B}, 9,10,11$ |
| Groups C \& D | Samples/5005 | $1,7,9$ |

## Timing Waveforms



FIGURE 1. READ CYCLE

TRUTH TABLE

| TIME REFERENCE | INPUTS |  |  |  |  |  | OUTPUTS | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\bar{E}$ | $\overline{\text { S1 }}$ | $\overline{5}$ | $\overline{\text { w }}$ | A | D | Q |  |
| -1 | H | H | X | X | X | X | Z | Memory Disabled |
| 0 | $\downarrow$ | X | L | H | V | X | Z | Addresses and $\overline{\mathrm{S} 2}$ are Latched, Cycle Begins |
| 1 | L | L | X | H | X | X | X | Output Enabled but Undefined |
| 2 | L | L | X | H | X | X | V | Data Output Valid |
| 3 | $\pi$ | L | X | H | X | X | V | Outputs Latched, Valid Data, S2 Unlatches |
| 4 | H | H | X | X | X | X | Z | Prepare for Next Cycle (Same as -1) |
| 5 | $\downarrow$ | X | L | H | V | x | Z | Cycle Ends, Next Cycle Begins (Same as 0) |

The HM-6551/883 Read Cycle is initiated by the falling edge of $\bar{E}$. This signal latches the input address word and $\overline{\mathrm{S} 2}$ into on-chip registers providing the minimum setup and hold times are met. After the required hold time, these inputs may change state without affecting device operation. $\overline{\mathrm{S} 2}$ acts as a high order address and simplifies decoding. For the output to be read, $\overline{\mathrm{E}}, \overline{\mathrm{S} 1}$ must be low and $\overline{\mathrm{W}}$ must be high. $\overline{\mathrm{S} 2}$ must have been latched low on the falling edge of $\overline{\mathrm{E}}$. The output data will be valid at access time (TELQV). The HM-6551/883
has output data latches that are controlled by $\overline{\mathrm{E}}$. On the rising edge of $\bar{E}$ the present data is latched and remains in that state until $\bar{E}$ falls. Also on the rising edge of $\bar{E}, \bar{S} 2$ unlatches and controls the outputs along with $\overline{\mathrm{S} 1}$. Either or both $\overline{\mathrm{S} 1}$ or $\overline{\mathrm{S} 2}$ may be used to force the output buffers into a high impedance state.

Timing Waveforms (Continued)


FIGURE 2. WRITE CYCLE
TRUTH TABLE

| TIME REFERENCE | INPUTS |  |  |  |  |  | OUTPUTS | FUNCTION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{E}}$ | $\overline{\text { S1 }}$ | $\overline{\mathrm{S} 2}$ | $\overline{\text { w }}$ | A | D | Q |  |
| -1 | H | H | X | X | X | X | Z | Memory Disabled |
| 0 | $\downarrow$ | X | L | X | V | X | Z | Cycle Begins, Addresses and $\overline{\mathrm{S} 2}$ are Latched |
| 1 | L | L | X | $\downarrow$ | X | X | Z | Write Period Begins |
| 2 | L | L | X | $\checkmark$ | X | V | Z | Data In is Written |
| 3 | $\pi$ | X | X | H | X | X | Z | Write is Completed |
| 4 | H | H | X | X | X | X | Z | Prepare for Next Cycle (Same as -1) |
| 5 | $\downarrow$ | X | L | X | V | X | Z | Cycle Ends, Next Cycle Begins (Same as 0 ) |

In the Write Cycle the falling edge of $\bar{E}$ latches the addresses and $\overline{\mathrm{S} 2}$ into on-chip registers. $\overline{\mathrm{S}} 2$ must be latched in the low state to enable the device. The write portion of the cycle is defined as $\overline{\mathrm{E}}, \overline{\mathrm{W}}, \overline{\mathrm{S} 1}$ being low and $\overline{\mathrm{S} 2}$ being latched simultaneously. The $\bar{W}$ line may go low at any time during the cycle providing that the write pulse setup times (TWLEH and TWLS1H) are met. The write portion of the cycle is terminated on the first rising edge of either $\overline{\mathrm{E}}, \overline{\mathrm{W}}$, or $\overline{\mathrm{S} 1}$.

If a series of consecutive write cycles are to be executed, the $\bar{W}$ line may be held low until all desired locations have been written. If this method is used, data setup and hold times must be referenced to the first rising edge of $\overline{\mathrm{E}}$ or $\overline{\mathrm{S} 1}$. By positioning the write pulse at different times within the $\overline{\mathrm{E}}$ and $\overline{\mathrm{S} 1}$ low time
(TELEH), various types of write cycles may be performed. If the $\overline{\mathrm{S} 1}$ low time (TS1LS1H) is greater than the $\overline{\mathrm{W}}$ pulse, plus an output enable time (TS1LQX), a combination read-write cycle is executed. Data may be modified an indefinite number of times during any write cycle (TELEH).
The HM-6551/883 may be used on a common I/O bus structure by tying the input and output pins together. The multiplexing is accomplished internally by the $\overline{\mathrm{W}}$ line. In the write cycle, when $\bar{W}$ goes low, the output buffers are forced to a high impedance state. One output disable time delay (TWLQZ) must be allowed before applying input data to the bus.

## Test Load Circuit



NOTE:

1. Test head capacitance includes stray and jig capacitance.

## Burn-In Circuit



NOTES:
All resistors $47 \mathrm{k} \Omega \pm 5 \%$.
$\mathrm{F} 0=100 \mathrm{kHz} \pm 10 \%$.
$F 1=F 0 \div 2, F 2=F 1 \div 2, F 3=F 2 \div 2 \ldots F 12=F 11 \div 2$.
$\mathrm{VCC}=5.5 \mathrm{~V} \pm 0.5 \mathrm{~V}$.
$\mathrm{VIH}=4.5 \mathrm{~V} \pm 10 \%$.
$\mathrm{VIL}=-0.2 \mathrm{~V}$ to +0.4 V .
$\mathrm{C} 1=0.01 \mu \mathrm{~F}$ Min.

## Die Characteristics

```
DIE DIMENSIONS:
    132\times160\times19 土1mils
METALLIZATION:
    Type: Si - Al
    Thickness: 11kÅ +2k\AA
GLASSIVATION:
    Type: SiO2
    Thickness: 8kÅ }\pm1k
```

WORST CASE CURRENT DENSITY:
$1.337 \times 10^{5} \mathrm{~A} / \mathrm{cm}^{2}$
LEAD TEMPERATURE (10s soldering): $\leq 300^{\circ} \mathrm{C}$

```
Type: Si - Al
Thickness: \(11 \mathrm{k} \AA \pm 2 \mathrm{k} \AA\)
GLASSIVATION:
Type: \(\mathrm{SiO}_{2}\)
Thickness: \(8 \mathrm{k} \AA \pm 1 \mathrm{k} \AA\)
```


## Metallization Mask Layout



NOTE: Pin numbers correspond to DIP Package only.

## Ceramic Dual-In-Line Frit Seal Packages (CERDIP)



## NOTES:

1. Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark.
2. The maximum limits of lead dimensions $b$ and $c$ or $M$ shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
3. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness.
4. Corner leads ( $1, N, N / 2$, and $N / 2+1$ ) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2.
5. This dimension allows for off-center lid, meniscus, and glass overrun.
6. Dimension $Q$ shall be measured from the seating plane to the base plane.
7. Measure dimension S1 at all four corners.
8. $N$ is the maximum number of terminal positions.
9. Dimensioning and tolerancing per ANSI Y14.5M - 1982.
10. Controlling dimension: INCH .

F22.4 MIL-STD-1835 GDIP1-T22 (D-7, CONFIGURATION A) 22 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.225 | - | 5.72 | - |
| b | 0.014 | 0.026 | 0.36 | 0.66 | 2 |
| b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 |
| b2 | 0.045 | 0.065 | 1.14 | 1.65 | - |
| b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 |
| c | 0.008 | 0.018 | 0.20 | 0.46 | 2 |
| c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 |
| D | - | 1.111 | - | 28.22 | 5 |
| E | 0.350 | 0.410 | 8.89 | 10.41 | 5 |
| e | 0.10 | BSC |  | BSC | - |
| eA | 0.40 | BSC |  | BSC | - |
| eA/2 | 0.20 | BSC |  | BSC | - |
| L | 0.125 | 0.200 | 3.18 | 5.08 | - |
| Q | 0.015 | 0.070 | 0.38 | 1.78 | 6 |
| S1 | 0.005 | - | 0.13 | - | 7 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ | - |
| aaa | - | 0.015 | - | 0.38 | - |
| bbb | - | 0.030 | - | 0.76 | - |
| ccc | - | 0.010 | - | 0.25 | - |
| M | - | 0.0015 | - | 0.038 | 2, 3 |
| N | 22 |  | 22 |  | 8 |

Rev. 0 6/13/95

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

